

**8**(2): 13-18(2017)

ISSN No. (Print) : 0975-8364 ISSN No. (Online) : 2249-3255

# New Low Power 1-bit Full Adder Circuit for Speed in Nanoscale Technology

Hemraj Jijne<sup>\*</sup> and Ashish Raghuwanshi\*\*

\*PG Student [VLSI], Department of Electronics and Communication Engineering, IES College of Engineering, Bhopal, RGPV Bhopal, (Madhya Pradesh), India \*Assistant Professor, Department of Electronics and Communication Engineering, IES College of Engineering, Bhopal, RGPV Bhopal, (Madhya Pradesh), India

> (Corresponding author: Hemraj Jijne) (Received 02 October, 2017 accepted 10 November, 2017) (Published by Research Trend, Website: www.researchtrend.net)

ABSTRACT: Adders are one of the most basic building blocks in digital components present in the Arithmetic Logic Unit (ALU). The performance of an adder have a significant impact on the overall performance of a digital system. In this paper we presented a new 13T full adder design based on hybrid – CMOS logic design style. The new design is compared with some existing designs for power consumption, delay, PDP at various frequencies. It is found that the existing Static Energy Recovery Full (SERF) adder and Gate Diffusion Input (GDI) full adder provides poor performance when compared with proposed adder cell and also its equivalent layout has been generated to calculate the area of existing and proposed adder cell by using Microwind 3.5 tool. From the simulation result it is observed that the first proposed adder circuit using XOR module has achieved maximum saving of PDP 46.71% & 96.61% when compared to existing SERF and GDI adder cells respectively. The second proposed circuit using XNOR module has achieved maximum saving of PDP 74.59% & 98.38% when compared to existing SERF and GDI 1-bit adder cells respectively.

Keywords: Full adder, Conventional adder, GDI, SERF, CMOS Adder.

## I. INTRODUCTION

Efficiency of implementation of arithmetic circuits in the execution of dedicated algorithms such as digital filtering, correlation and convolution largely affects the performance of application specific integrated circuits and digital signal processors. The increasing density of transistors hence complexity in the integrated circuits demands for high speed, power efficient designs. The researchers over the time have developed numerous CMOS Logic styles to meet the requirement of the rapidly growing industry. Lowering the supply voltage is a means of reducing the power consumption of the circuit in ultra deep submicron technology but it results in degraded driving capability and increased circuit delay of the designed cells.

Full adder proves to be the most fundamental circuit employed in many complex arithmetic operations such as addition, subtraction, division, multiplication, exponentiation etc [1-2]. Adder circuit must have a fast carry generation mechanism because the critical path in the above mentioned applications generally goes along the entire carry-in to carry-out path of the full adders. Slower carry-out generation results as increase in worst case delay and glitches in

the later stages, which leads to higher power consumption. The full adder circuit also demands for simultaneous generation of the sum and carry output to reduce glitches in the lower stages of the full adder.

The rapid increase in demand of portable battery operated devices has urged for low power and high speed devices and various logic styles have been developed over the years to fulfill these goals. The most basic design is the conventional static CMOS full adder [3,4] which comprises of a regular CMOS structure. The adder provides full voltage swing output with good driving capability owing to the conventional pull up and pull down transistors structure. The large number of PMOS transistors used in the design result in high input capacitance, declined speed and more area. Complementary transistor logic (CPL) is another conventional design which provides full voltage swing and good driving capability at high speed with increased number of internal nodes and transistors, Although this increases the power dissipation in the circuit [5]. Another modern design technique is the GDI (gate diffusion input) technique. the adders based on GDI technique utilize a regular GDI cell structure to carry out adder functionality.

The primary disadvantage of the GDI adder is degraded voltage swing at the output which results in reduced driving capability [6,7]. The floating adder circuit is another high speed low power design which good low power characteristics and robust performance at frequencies of the order of 1GHz. The only disadvantage of floating adder is the respective weak '0' and '1' logic produced at its sum and carry output. The endeavors of the researchers have led to continuous reduction in chip area and power dissipation in the circuit, the 8 transistor adder described in [8] is one of such circuits. The adder occupies very small area due to small number of transistors but the circuit has large degradation in the output voltage swing due to the threshold losses hence it has very poor driving capability. The SERF adder described in [9] is also a low power design of the full adder but the circuit fails to operate well at lower supply voltages.

Recently, the GDI (Gate Diffusion Input) technique is emerged as a promising alternative to Standard CMOS Logic [4]. The GDI technique has reduced power dissipation and less delay with least number of transistor counts in design of any digital system. Similar to other existing techniques, GDI also suffers from low output swing voltage problem due to low threshold voltage [5]. This research work tried to overwhelm this problem by adding an additional pass transistor to GDI cell. Implementations of proposed method in few digital circuits provide better result in terms of power reduction and delay.

The rest of paper is organized as- In section 1 we have discussed about introductory part of 1-bit full adder, various type of existing adder is discussed in section 2, proposed work is discussed in section 3, later simulation and results are discussed in section 4 and conclusion is discussed in section 5.

## **II. LITRATURE SURVEY**

The conventional CMOS full adder comprises of a regular CMOS structure of 28 transistors with usual pull-up and pull-down networks as shown in Fig.1 [7]. The complementary design of CMOS full adder accounts for full output voltage swing and its robustness against voltage scaling and transistor sizing is one of its main advantages. The main drawback of C-CMOS adder is its large input capacitance due to the utilization of large number of PMOS transistors in its design. The large number of PMOS transistors also increases the chip area required for the circuit.

One bit full adder is a combinational circuit that forms the arithmetic sum of three input bits. It consists of three inputs and two outputs. Two inputs (A, B) are the bits to be added, the third input ( $C_{in}$ ) represents the carry form the previous position. Two outputs are sum (S) and output carry ( $C_{out}$ ). Truth table for full-adder is shown in Table 1.

Table 1: Truth Table of Full-Adder.

| Α | В | Cin | S | Cout |
|---|---|-----|---|------|
| 0 | 0 | 0   | 0 | 0    |
| 0 | 0 | 1   | 1 | 0    |
| 0 | 1 | 0   | 1 | 0    |
| 0 | 1 | 1   | 0 | 1    |
| 1 | 0 | 0   | 1 | 0    |
| 1 | 0 | 1   | 0 | 1    |
| 1 | 1 | 0   | 0 | 1    |
| 1 | 1 | 1   | 1 | 1    |

The Karnaugh map method [21] is used to find the algebraic expressions for the two output variables of full adder. Simplified expression for the output variables sum (S) and output carry ( $C_{out}$ ) are given in following s [3]:

$$S = (A \oplus B) \oplus C_{in} \tag{1}$$

$$c_{out} = (A \oplus B)c_{in} + (A \oplus B)A$$
 (2)  
From the above s, the logic diagram for full adder  
an easily draw in Fig. 1.



Fig. 1. Gate level logic diagram of full adder.

The full adder is implemented by two XOR gates, two AND gates and OR gate. The given XOR gates are used to obtain the sum output of the full-adder and other logic gates are used to get the carry output of the fulladder.

#### A. C-CMOS Full Adder Cell

The conventional C-CMOS 1-bit adder cell using 28 transistors is based on standard CMOS topology as shown in Fig. 2. Due to large number of transistors used in designing it's power consumption is high and the critical path with the input of the circuit consist of 5 transistors in its forward path so propagation delay is more [1-4, 6, 13]. This design does not uses compliment of input signals and therefore the short circuit current is reduced and the most important advantage of this circuit is it produces full output voltage swing, thus this circuit has high noise margin that is why it is reliable to operate at the low voltages.



Fig. 2. C-CMOS Full Adder Cell (Conventional full adder cell).

#### B. Static Energy Recovery Full Adder Cell

Static Energy Recovery Full (SERF) adder requires ten transistors (10T) to implement it [7-10,13]. It can be implemented by using XOR or XNOR gates, Fig. 3 shows implementation of SERF with the help of XOR gates. To produce sum output it uses two cascaded XOR gates. Here is threshold loss problem in SERF circuit and the result of these output signals (Sum, Cout) will not provide full swing of voltages means degradation of output signal take place which is not at all desirable condition for cascaded structure. Main disadvantage of SERF along with output logic swing is that both the power dissipation and delay are more. The advantage of SERF is that it uses the least number of transistors in designing so the chip area is reduced and also it should be noted that the SERF adder cell has no direct path with the ground. Because of non existence of ground path it reduces power consumption.



Fig. 3. SERF Adder Cell (10T).



The design of Gate Diffusion Input (GDI) full adder cell consists of two XOR/XNOR gates, GDI circuit implemented in this paper consist of two XOR gates which are designed by using four transistors each as shown in Fig.4 [11, 12]. The GDI full adder cell requires 10 transistors, which is very less in number as compared to conventional CMOS design and the speed is also more as compared conventional CMOS design.

But in other hand GDI technique suffers from voltage swing degradation due to voltage loss problem and also the major problem of a GDI full adder cell is that it requires twin-well CMOS or Silicon On Insulator (SOI) process to construct it, so it will be more expensive to implement a GDI chip. If GDI uses only standard pwell CMOS process to implement it, the new problem arises that is decrease in driving capability which makes this process more expensive and also not easy to realize.





# **III. PROPOSED WORK**

The hybrid logic design style involves the division of larger circuit into smaller sub-circuits and each subcircuit is optimized using various logic design style. The hybrid design methodology for a full adder circuit is shown in Fig.5. As shown in the figure the full adder circuit is divided into three modules and these modules are designed using various different design styles to exploit the advantages of the different design styles and extract the desired performance. Module 1 produces XNOR and XOR functions of the inputs A and B [15,16]. The module1 can be either XNOR based or XOR based depending on the primary output generated within the module the primary output is utilized to get the other output using an inverter. Module 2 and Module 3 comprises of the circuitry to produce the desired sum and carry outputs of the full adder by utilizing the intermediate outputs generated by Module 1 circuit.



In this paper a 13 transistor design of a single bit full adder based on Hybrid GDI logic design style is been proposed as shown in Fig.6. As the design suggests the proposed adder circuit exploits the advantages of GDI technique, pass transistor technique and transmission gate technique to carryout excellent low power and high speed characteristics.

These two proposed circuits are giving better power and delay as compared with the existing 10T structure i.e. SERF and GDI. The problem with SERF and GDI one bit full adder is output voltage swing which is also present in proposed 1-bit adder cell but it has better performance (less delay), lesser power consumption and efficiently less power delay product.



Fig. 6. Proposed full adder cell using XOR module.



Fig. 7. Proposed full adder cell using XNOR module.

## **IV. RESULT AND SIMULATION**

The simulation part which is performed of existing and proposed adder circuit at the same parameters as shown in Table 2, it shows the calculation of power, delay and power delay product of the proposed adder along with the existing adders at room temperature  $(25^{\circ}c)$  with applied Vdd=1V and operating frequency 100MHz. These results are calculated by using Synopsys HSPICE tool at 32nm MOSFET technology and it is clearly seen that the power consumption, delay and PDP of the both proposed circuit is better than the existing SERF and GDI at the same numbers of transistors count.

From the tabular comparison presented below it can easily be seen that the proposed circuit show improvements in both power consumption and propagation delay of the circuits and hence an improved power delay product (figure of merit in a digital circuit) is observed.

Table 2: Average power, Delay and PDP at Vdd = 1V.

| Parameters          | Transistor<br>Count | Avg.<br>Power<br>(E-<br>9W) | Delay<br>(E-<br>11S) | PDP<br>(E-<br>20J) |
|---------------------|---------------------|-----------------------------|----------------------|--------------------|
| C-CMOS<br>(28T)     | 28                  | 10.634                      | 7.9783               | 84.841             |
| SERF (10T)          | 10                  | 11.813                      | 1.8350               | 21.676             |
| GDI (10T)           | 10                  | 59.737                      | 5.6984               | 340.40             |
| Proposed-1<br>(10T) | 10                  | 4.9899                      | 2.3152               | 11.551             |
| Proposed-2<br>(10T) | 10                  | 4.1577                      | 1.3245               | 5.5068             |

Table 3 shows the variation in power of proposed and existing adders at different temperature, as the temperature increase the power consumption also increase. The variation in power consumption of GDI at different temperature is more as compared to proposed adder circuits.

Table 3: Temperature Vs Average Power atVdd=1V.

| Parameters | Power at respective Temperature (nW) |       |       |       |        |
|------------|--------------------------------------|-------|-------|-------|--------|
|            | 20°C                                 | 40°C  | 60°C  | 80°C  | 100°C  |
| C-CMOS     | 10.49                                | 10.62 | 10.91 | 11.47 | 11.703 |
| (28T)      | 6                                    | 8     | 0     | 6     |        |
| SERF (10T) | 11.73                                | 12.01 | 12.27 | 12.74 | 12.973 |
|            | 3                                    | 5     | 6     | 8     |        |
| GDI (10T)  | 58.74                                | 62.88 | 68.22 | 73.83 | 75.602 |
|            | 1                                    | 8     | 6     | 0     |        |
| Proposed-1 | 4.959                                | 5.081 | 5.387 | 5.453 | 5.5789 |
| (10T)      | 0                                    | 9     | 1     | 0     |        |
| Proposed-2 | 4.058                                | 4.455 | 5.142 | 5.508 | 5.5785 |
| (10T)      | 0                                    | 5     | 2     | 1     |        |

The proposed circuit consumes desired power till the frequency 1GHz beyond this frequency power consumption increases rapidly as shown in table 4. The proposed circuit using the XNOR can be used till the operating frequency 10GHz this has very less power consumption as compare to all full adder cell. At 1v operating voltage (Vdd) Conventional adder cell gives proper output voltage swing i.e. 1v at the both output (Sum, Cout) terminals of the adder cell that means in conventional adder cell no degradation of output voltage take place. But at Vdd 1v in SERF adder cell 0.615v output voltage swing take place and for GDI adder cell 0.65v output voltage swing take place, this output voltage degradation problem occur in both SERF and GDI adder cell which is not a desirable condition to operate these adder cell at low input voltage.

| Table 4: Frequency Vs | Power at | Vdd=1V. |
|-----------------------|----------|---------|
|-----------------------|----------|---------|

| Parameter<br>s | Power at respective Frequency (nW) |        |        |        |  |
|----------------|------------------------------------|--------|--------|--------|--|
|                | 10MH 100MH                         |        | 1GHz   | 10GHz  |  |
|                | Z                                  | Z      |        |        |  |
| C-CMOS         | 1.2259                             | 10.634 | 96.172 | 7124.4 |  |
| (28T)          |                                    |        |        |        |  |
| SERF           | 1.2462                             | 11.813 | 117.92 | 1983.4 |  |
| (10T)          |                                    |        |        |        |  |
| GDI (10T)      | 44.215                             | 59.737 | 283.84 | 2589.6 |  |
| Proposed-1     | 0.6230                             | 4.9899 | 50.992 | 1969.2 |  |
| (10T)          |                                    |        |        |        |  |
| Proposed-      | 0.3019                             | 4.1577 | 45.260 | 881.51 |  |
| 2(10T)         |                                    |        |        |        |  |

In proposed adder cell by using XOR module at 1v Vdd 0.6v output voltage swing take place for the carry output (Cout), and in second proposed adder cell i.e. in XNOR module output voltage swing is 0.62v arise for carry output. The problem of degraded output voltage is also remain in the proposed adder cells which is clearly seen in transient analysis of proposed adder cell as shown in Fig.8 and Fig.9.



Fig. 8. Transient analysis of proposed one bit full adder cell using XOR module.



Fig. 9. Transient analysis of proposed one bit full adder cell using XNOR module.



Fig. 10. Layout of proposed full adder cell using XOR module.

Fig. 8 & Fig.9 shows the transient response of proposed full adder cell using XOR and XNOR modules simultaneously at 32nm CMOS technology. The layouts of proposed circuit have been generated by using Microwind 3.5 tool at 32nm CMOS technology and also height, width and surface area of proposed circuits has been calculated. Fig.10 & Fig.11 shows the layouts of corresponding proposed modules.

# **IV. CONCLUSION**

In this paper, two new full adder circuits have been proposed and corresponding simulation results have been generated and then compared with existing adder circuits at 32nm CMOS technology using HSPICE tool. According to the simulation results it is observed that the proposed designs have achieved maximum saving of power 64.80% and 93.04%, maximum reduction in delay 27.82% and 76.75% and maximum saving of PDP 74.59% and 98.38% when compared to the existing SERF and GDI adder respectively.

The proposed circuits are also giving better performance at different temperatures and also at different operating frequencies as compare to existing adder circuits. The proposed circuit is well performing below the operating frequency 1GHz, as we go beyond this frequency its power consumption increases rapidly and also multiple threshold problem arises at output logic levels but still proposed circuit (using XNOR module) consumes less power compared to all existing adder circuit till 10 GHz operating frequency.

# REFERENCES

[1]. M. Aguirre-Hernandez and M. Linares-Aranda, "CMOS full-adders for energy-efficient arithmetic applications," *IEEE Transaction Very Large Scale Integration (VLSI) Syst.*, vol. **19**, no. 4, pp. 718–721, Apr. 2011.

[2]. M. Alioto, G. Di Cataldo, G. Palumbo, "Mixed full adder topologies for high-performance low-power arithmetic circuits," *Microelectronics Journal*, vol. **38**, no. 1, pp. 130–139, Jan. 2007.

[3]. R. Zimmermann, W. Fichtner, "Low-power logic styles: CMOS versus pass-transistor logic," *IEEE Journal of Solid-State Circuits*, Vol. **32**, no. 7, pp. 1079–1090, Jul. 1997.

[4]. Hung Tien Bui, Yuke Wang, and Yingtao Jiang, "Design and Analysis of Low-Power 10-Transistor Full Adders Using Novel XOR–XNOR Gates," *IEEE Transactions on Circuits and Systems-II: Analog and Digital Signal Processing*, vol. **49**, no 1, Jan. 2002.

[5]. N. Zhuan, H. Wu, "A new design of the CMOS full adder," *IEEE Journal Solid-State Circuits*, vol. **27**, No. 5, pp. 840–844, May 1992.

[6]. C.K. Tung, Y.C. Hung, S.H. Shieh, and G.S. Huang, "A low-power high-speed hybrid CMOS full adder for embedded system," *IEEE Conference Design and Diagnostics of Electronic Circuits and Systems.*, vol. **13**. pp. 1-4, Apr. 2007.

[7]. Anandi, R. Rangarajan, M. Ramesh, "Power Efficient adder Cell For Low Power Bio Medical Devices," *IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)* Vol. 4, Issue 2, Ver. III, pp 39-45 Mar-Apr. 2014.

[8]. Mohanraj S, Maheswari M, "Power SERF and Modified SERF Adders for Ultra Low Power Design Techniques," *International Conference on Communication Technology and System Design*, 2011.

[9]. Deepa, Sampath Kumar V, "Analysis of Low Power 1bit Adder Cells using different XOR-XNOR gates," *IEEE International Conference on Computational Intelligence & Communication Technology*, 2015.

[10]. Jin-Fa Lin, Yin-Tsung Hwang, Ming-Hwa Sheu, "A Novel High-Speed and Energy Efficient 10-Transistor Full Adder Design," *IEEE Transactions on Circuits and Systems-I: Regular Papers*, vol. **54**, no. 5, May 2007.

[11]. Sujatha, Hiremath and Deepali Koppad, "Low Power Full Adder Circuit Using Gate Diffusion Input (GDI) MUX," Communication and Computing (ARTCom2012), *Fourth International Conference on Advances in Recent Technologies*, 19-20 Oct. 2012.

[12]. Soolmaz Abbasalizadeh, Behjat Forouzandeh, "Full Adder Design with GDI Cell and Independent Double Gate Transistor," 20th Iranian Conference on Electrical Engineering, (ICEE2012), Tehran, Iran, May 15-17, 2012.

[13]. Yingtao Jiang, Abdulkarim Al-Sheraidah, Yuke Wang, Edwin Sha, and Jin-Gyun Chung," A Novel Multiplexer-Based Low-Power Full Adder," *IEEE Transactions on Circuits and Systems-II: Express BRIEFS*, vol. **51**, no. 7, July 2004.

[14]. I. S. Abu-Khater, A. Bellaouar, M. I. Elmasry, "Circuit techniques for CMOS low-power high-performance multipliers," *IEEE Journal Solid-State Circuits*, vol. **31**, no. 10, pp. 1535–1546, Oct. 1996.

[15]. Arvind Nigam, Raghvendra Singh, "Comparative Analysis of 28T Full adder with 14T Full adder using 180nm," *International Journal of Engineering Science Advance Research*; **2**(1), pp.27-32, March 2016.

[16]. Anuj Kumar Shrivastava, Shyam Akashe," Design High performance and Low Power 10T Full Adder Cell Using Double Gate MOSFET at 45nm Technology," *International Conference on Control, Computing, Communication and Materials (ICCCCM), 2013.* 

[17]. Sneh Lata Murotiya, Anu Gupta, "Design of high speed ternary full adder and three input XOR circuits using CNTFETs," 28th International Conference on VLSI Design and 14th International Conference on Embedded Systems, 2015.

[18]. Partha Bhattacharyya, Bijoy Kundu, Sovan Ghosh, Vinay Kumar," Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit," *IEEE Transactions on Very Large scale Integration (VLSI) Systems*, vol. 24, no. 11, Non. 2015.

[19]. Yavar Safaei Mehrabani, Mohammad Eshghi, "Noise and Process Variation Tolerant, Low-Power, High-Speed, and Low-Energy Full Adders in CNFET Technology", *IEEE Transactions on Very Large scale Integration (VLSI) Systems*, vol. **24**, no. 11, Nov. 2016.

[20]. I. Hassoune, D. Flandre, I. O'Connor, and J. Legat, "ULPFA: A new efficient design of a power-aware full adder," *IEEE Transaction Circuits System I, Reg. Papers*, vol. **57**, no. 8, pp. 2066–2074, Aug. 2010.

[21]. Ashok Kumar, Magdy A," Design of Robust, Energy-Efficient Full Adders for Deep-Sub micrometer Design Using Hybrid-CMOS Logic Style," *IEEE Transactions on Very Large scale Integration (VLSI) Systems*, vol.14, no.12, December2006.